Translator Disclaimer
Presentation + Paper
4 April 2019 A novel design-for-yield solution based on interconnect level layout improvements at 7nm technology node
Author Affiliations +
Abstract
Continuous scaling of CMOS process technology to 7nm (and below) has introduced new constraints and challenges in determining Design-for-Yield (DFY) solutions. In this work, traditional solutions such as improvements in redundancy and in compensating target designs for low process window margins are extended to meet the additional constraints of complex 7nm design rules. Experiments conducted on 7nm industrial designs demonstrate that the proposed solution achieves 9.1%-41% redundant-via-rate improvements while ensuring all 7nm design rule constraints are met.
Conference Presentation
© (2019) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Jaehwan Kim, Sangah Lee, Byungchul Shin, J. Jeon, Jin Kim, B. M. Kim, Jae-Hyun Kang, Seungweon Paek, Piyush Pathak, Frank E. Gennari, Philippe Hurat, and Ya-Chieh Lai "A novel design-for-yield solution based on interconnect level layout improvements at 7nm technology node", Proc. SPIE 10962, Design-Process-Technology Co-optimization for Manufacturability XIII, 1096204 (4 April 2019); https://doi.org/10.1117/12.2514896
PROCEEDINGS
9 PAGES + PRESENTATION

SHARE
Advertisement
Advertisement
Back to Top