Translator Disclaimer
5 May 2005 65nm OPC and design optimization by using simple electrical transistor simulation
Author Affiliations +
In the context of 65nm logic technology where gate CD control budget requirements are below 5nm, it is mandatory to properly quantify the impact of the 2D effects on the electrical behavior of the transistor [1,2]. This study uses the following sequence to estimate the impact on transistor performance: 1) A lithographic simulation is performed after OPC (Optical Proximity Correction) of active and poly using a calibrated model at best conditions. Some extrapolation of this model can also be used to assess marginalities due to process window (focus, dose, mask errors, and overlay). In our case study, we mainly checked the poly to active misalignment effects. 2) Electrical behavior of the transistor (Ion, Ioff, Vt) is calculated based on a derivative spice model using the simulated image of the gate as an input. In most of the cases Ion analysis, rather than Vt or leakage, gives sufficient information for patterning optimization. We have demonstrated the benefit of this approach with two different examples: -design rule trade-off : we estimated the impact with and without misalignment of critical rules like poly corner to active distance, active corner to poly distance or minimum space between small transistor and big transistor. -Library standard cell debugging: we applied this methodology to the most critical one hundred transistors of our standard cell libraries and calculate Ion behavior with and without misalignment between active and poly. We compared two scanner illumination modes and two OPC versions based on the behavior of the one hundred transistors. We were able to see the benefits of one illumination, and also the improvement in the OPC maturity.
© (2005) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Yorick Trouiller, Thierry Devoivre, Jerome Belledent, Franck Foussadier, Amandine Borjon, Kyle Patterson, Kevin Lucas, Christophe Couderc, Frank Sundermann, Jean-Christophe Urbani, Stanislas Baron, Yves Rody, Jean-Damien Chapon, Franck Arnaud, and Jorge Entradas "65nm OPC and design optimization by using simple electrical transistor simulation", Proc. SPIE 5756, Design and Process Integration for Microelectronic Manufacturing III, (5 May 2005);


Delivering complexity at the frontier of electronics
Proceedings of SPIE (October 22 2013)
Design intent optimization at the beyond 7nm node ...
Proceedings of SPIE (March 30 2017)
Line end design intent estimation using curves
Proceedings of SPIE (May 05 2005)
Feasibility study of sub-65nm contact/hole patterning
Proceedings of SPIE (May 12 2005)
Model-based double dipole lithography for sub-30nm node device
Proceedings of SPIE (September 29 2010)

Back to Top