Paper
17 January 2011 Low-power and high-speed SerDes with new dynamic latch and flip-flop for optical interconnect in 180 nm CMOS technology
Author Affiliations +
Abstract
We propose a new dynamic D-latch for low-power high-speed SerDes in chip-to-chip optical interconnect. The overall SerDes circuit uses 3.6 times less number of transistors, with smaller SerDes occupying 50% less area, compared to the previous works. The SerDes operates up to 10 Gbps data rate, and the power consumption is 49.3 mW at 1.8 V, which is 30 % less power.
© (2011) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
Jamshid Sangirov, Ikechi Augustine Ukaegbu, Tae-Woo Lee, Mu Hee Cho, and Hyo-Hoon Park "Low-power and high-speed SerDes with new dynamic latch and flip-flop for optical interconnect in 180 nm CMOS technology", Proc. SPIE 7944, Optoelectronic Interconnects and Component Integration XI, 79440V (17 January 2011); https://doi.org/10.1117/12.876237
Lens.org Logo
CITATIONS
Cited by 2 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Clocks

Transistors

Optical interconnects

CMOS technology

Digital electronics

Eye

Digital electronic circuits

RELATED CONTENT

Low power laser driver design in 28nm CMOS for on...
Proceedings of SPIE (September 11 2015)
Analysis of current-mode flip-flops in CMOS technologies
Proceedings of SPIE (April 21 2003)
CMOS receiver array with 100 channels on 1 mm2 chip...
Proceedings of SPIE (April 27 2000)
Multi channel clock and data recovery circuit for chip to...
Proceedings of SPIE (February 08 2008)
Gate leakage tolerant circuits in deep sub 100 nm CMOS...
Proceedings of SPIE (March 30 2004)

Back to Top