You have requested a machine translation of selected content from our databases. This functionality is provided solely for your convenience and is in no way intended to replace human translation. Neither SPIE nor the owners and publishers of the content make, and they explicitly disclaim, any express or implied representations or warranties of any kind, including, without limitation, representations and warranties as to the functionality of the translation feature or the accuracy or completeness of the translations.
Translations are not retained in our system. Your use of this feature and the translations is subject to all use restrictions contained in the Terms and Conditions of Use of the SPIE website.
3 May 2011Scalable 2D architecture for H.264 SVC deblocking filter with
reconfiguration capabilities for on-demand adaptation
One of the most computational intensive tasks in recent video encoders and decoders is the deblocking filter. Its
computational complexity is considerable, and it might take more than 30% of the total computational cost of the
decoder execution. Nowadays, some of its limiting factors for reaching real-time capabilities are mainly related with
memory and speed. Trying to deal with these factors, this paper proposes a novel Deblocking filter architecture which
supports all filtering modes available in both the H.264/AVC and Scalable Video Coding (SVC) standards. It has been
implemented in a hardware scalable architecture, which benefits of the parallelism and adaptability of the algorithm and
which can be adapted dynamically in FPGAs.
Regarding to the parallelism, this architecture mapping is capable of respecting data dependencies among MBs while
several functional units (FU) are filtering data in parallel. Regarding scalability, the architecture is flexible enough for
adapting its performance to the diverse environment demands. This fact is possible by increasing or decreasing the
number of FUs, like in a systolic array. In this sense, this paper will present a composition between the FU proposed
against the state-of-the art work.
The alert did not successfully save. Please try again later.
T. Cervero, A. Otero, E. de la Torre, S. López, G. M. Callicó, T. Riesgo, R. Sarmiento, "Scalable 2D architecture for H.264 SVC deblocking filter with reconfiguration capabilities for on-demand adaptation," Proc. SPIE 8067, VLSI Circuits and Systems V, 80670K (3 May 2011); https://doi.org/10.1117/12.887951