PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.
Complementary FET (CFET) is the most promising device architecture for post-nanosheet CMOS scaling. Monolithic CFET is considered as natural evolution of nanosheet. However, its process integration is much more complex than nanosheet because of high aspect ratio patterning and vertical edge placement control due to stacked N-P nanosheet channels. In this paper, we will discuss approaches to solve these challenges for ultimate CMOS device scaling.
Naoto Horiguchi
"Monolithic CFET patterning challenges for ultimate CMOS device scaling", Proc. SPIE PC12499, Advanced Etch Technology and Process Integration for Nanopatterning XII, PC1249901 (30 April 2023); https://doi.org/10.1117/12.2662840
ACCESS THE FULL ARTICLE
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.
The alert did not successfully save. Please try again later.
Naoto Horiguchi, "Monolithic CFET patterning challenges for ultimate CMOS device scaling," Proc. SPIE PC12499, Advanced Etch Technology and Process Integration for Nanopatterning XII, PC1249901 (30 April 2023); https://doi.org/10.1117/12.2662840