Paper
28 November 1983 A One Gigaflop VLSI Systolic Processor
John H. Avila, Philip J. Kuekes
Author Affiliations +
Abstract
Inexpensive, efficient VLSI circuits combined with a highly parallel systolic architecture will allow the construction of one gigaflop linear algebra processors for signal processing. This paper presents some results in increasing the efficiency of such processors to 100%.
© (1983) COPYRIGHT Society of Photo-Optical Instrumentation Engineers (SPIE). Downloading of the abstract is permitted for personal use only.
John H. Avila and Philip J. Kuekes "A One Gigaflop VLSI Systolic Processor", Proc. SPIE 0431, Real-Time Signal Processing VI, (28 November 1983); https://doi.org/10.1117/12.936454
Lens.org Logo
CITATIONS
Cited by 4 scholarly publications.
Advertisement
Advertisement
RIGHTS & PERMISSIONS
Get copyright permission  Get copyright permission on Copyright Marketplace
KEYWORDS
Signal processing

Chemical elements

Very large scale integration

Linear algebra

Clocks

Matrices

Radon

RELATED CONTENT

Modified Faddeev Algorithm For Matrix Manipulation
Proceedings of SPIE (November 28 1984)
Singular Value Decomposition With Systolic Arrays
Proceedings of SPIE (November 28 1984)
Implementation Of An SVD Processor Using Redundant CORDIC
Proceedings of SPIE (February 23 1988)
Recursive Least-Squares Minimization Using A Systolic Array
Proceedings of SPIE (November 28 1983)
Fast recursive-least-squares algorithms for Toeplitz matrices
Proceedings of SPIE (December 01 1991)

Back to Top