KEYWORDS: Multimedia, Embedded systems, Telecommunications, Data processing, Data transmission, Logic, Data communications, Data modeling, Computing systems, System on a chip
Multimedia embedded systems usually expose a chain-based architecture where each functional stage of the media algorithm is encapsulated in a media core in charge of processing the stream of data. Therefore, in this kind of systems, the interconnection mechanisms are key to cope with the enormous bandwidth demands. In this paper, we present a decentralized data transfer architecture for bus based embedded systems. The communication infrastructure introduced here is parameterizable, dynamically configurable and optimized for hardware media component processing platforms. Unlike conventional approaches, where a software control routine has to oversee all the steps of the data exchanging process (e.g. DMA configuration, trapping interruptions, ...), our approach moves such responsibility to the hardware components which are highly autonomous. This has a positive impact in performance since the processor is not mediating in every single data transfer that takes place in the system.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.