KEYWORDS: Process control, Data processing, Computer architecture, Control systems, Network architectures, Amplifiers, Operating systems, Space operations
In this paper we describe the activities towards the design of a common framework for the Instrument Control and Data Processing Units for the three scientific payload instruments on board the joint ESA-JAXA SPICA mission, currently at the end of its phase A study. In this context, we started a program to assess modular architectures based on the use of a quad-core fault-tolerant LEON4 SPARC V8 processor on a SpaceWire network. We will describe the results of our initial tests using both Asymmetric Multi processing (AMP) and Symmetric Multi Processing (SMP) configurations. In addition, the possibility to adopt the RTEMS real time operating system, already space qualified on single core processors, will be evaluated both in terms of latency performances and of dynamical allocation of the resources. Finally, we will present the outline of the way forward for the next phases of the SPICA project.
Access to the requested content is limited to institutions that have purchased or subscribe to SPIE eBooks.
You are receiving this notice because your organization may not have SPIE eBooks access.*
*Shibboleth/Open Athens users─please
sign in
to access your institution's subscriptions.
To obtain this item, you may purchase the complete book in print or electronic format on
SPIE.org.
INSTITUTIONAL Select your institution to access the SPIE Digital Library.
PERSONAL Sign in with your SPIE account to access your personal subscriptions or to use specific features such as save to my library, sign up for alerts, save searches, etc.